Espressif Systems /ESP32-P4 /LP_ADC /INT_ST

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as INT_ST

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (COCPU_SARADC1_INT_ST)COCPU_SARADC1_INT_ST 0 (COCPU_SARADC2_INT_ST)COCPU_SARADC2_INT_ST 0 (COCPU_SARADC1_ERROR_INT_ST)COCPU_SARADC1_ERROR_INT_ST 0 (COCPU_SARADC2_ERROR_INT_ST)COCPU_SARADC2_ERROR_INT_ST 0 (COCPU_SARADC1_WAKE_INT_ST)COCPU_SARADC1_WAKE_INT_ST 0 (COCPU_SARADC2_WAKE_INT_ST)COCPU_SARADC2_WAKE_INT_ST

Description

Interrupt status registers.

Fields

COCPU_SARADC1_INT_ST

ADC1 Conversion is done, int status.

COCPU_SARADC2_INT_ST

ADC2 Conversion is done, int status.

COCPU_SARADC1_ERROR_INT_ST

An errro occurs from ADC1, int status.

COCPU_SARADC2_ERROR_INT_ST

An errro occurs from ADC2, int status.

COCPU_SARADC1_WAKE_INT_ST

A wakeup event is triggered from ADC1, int status.

COCPU_SARADC2_WAKE_INT_ST

A wakeup event is triggered from ADC2, int status.

Links

() ()